Lab 7

1. Prelab: Synthesize the project and generate outputs for the given instruction sequence.



The first instruction says to add immediate 0 and 234 to \$R1. After 15 clock cycles, we see that \$R1 updates accordingly. The same can be said for the next four instructions, which are given in the test bench. At this point, \$R1-R\$ should all be filled with inputs from the test bench. The next instruction, add \$R5, \$R1, \$R4, also can be seen with a change in \$R5 in the waveform, however, the resulting value is incorrect. This is because of a data hazard, the value of \$R4 changes after the instruction is decoded, so the actual value of \$R4 being added is 0 instead of the new value of \$R4. The same happens for the following 5 instructions. Basically, there is a delay in data updates, so the operation yields incorrect results.

## 2. Add "1 ahead" forwarding

To add the "1 ahead" forwarding, we created a module called ForwardingUnit. This module works by taking in 3 registers, 2 of which are the Rs and Rt coming out of the ID/EX stage. The third register is the Rd EX/MEM stage. The forwarding unit checks to see if Rs or Rt is equal to Rd of EX/MEM and forwards the appropriate register. We wanted to make sure that the updated register is being forwarded.

# 3. Add "2 ahead" forwarding

2 ahead implements the same logic as 1 ahead except we also add the Rd from the MEM/WB stage. This checks if an updated register value is two stages ahead but still not caught by the actual register file.

#### 4. Add arbitration logic for deciding between 1 and 2 ahead

To decide between 1 and 2 ahead forwarding, we used an if-else statement and checked to see if the register destination for both EXMEM and MEMWB were the same, and if they were, we forwarded the newer version (EXMEM).

#### 5. Add logic for \$0 write

To check for register 0, we added a conditional statement checking to see if any of the Rds from EXMEM and MEMWB are 0. We forwarded it accordingly. The 0 Register always has to equal 0.

## 6. Add logic for no write

We added extra logic to our conditional statements checking to see if the Rds in EXMEM and MEMWB were actually being written to. Then, we can go ahead and forward that data. If the register is not being written to, we don't forward that data because it won't be correct.

# 7. Check register bypass works

To check if the register bypass works, we ran the simulation checked all the outputs, and made sure that they were correct according to the testbench. While debugging, we were able to find some errors with our logic regarding register bypass and we adjusted accordingly.



Checked with TAs in lab hours.